| ITE204           | Computer Architecture and Organization                                                                                                                               | L                                                                          | Т         | P           | С              |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------|-------------|----------------|
|                  |                                                                                                                                                                      | 3                                                                          | 0         | 0           | 3              |
| Prerequisite     | Digital Electronics and Microprocessors                                                                                                                              |                                                                            |           |             |                |
| Objectives       | To Gain an understanding of computer data representation and manipulation                                                                                            |                                                                            |           |             |                |
|                  | <ul> <li>To understand the basic organization for data storage and access across various media.</li> </ul>                                                           |                                                                            |           |             |                |
|                  | To provide knowledge of interfacing techniques and subsystem devices.                                                                                                |                                                                            |           |             |                |
| Outcomes         | The students will be able to                                                                                                                                         |                                                                            |           |             |                |
|                  | • Understand number systems, instruction sets, addressing modes, and data/instruction                                                                                |                                                                            |           |             |                |
|                  | formats.                                                                                                                                                             |                                                                            |           |             |                |
|                  | Write program using assembly language programming.                                                                                                                   |                                                                            |           |             |                |
|                  | Understand memory control, direct memory acce                                                                                                                        | -                                                                          | unte and  | 1 memory    | organization   |
| Unit I           | FUNDAMENTALS OF COMPUTER ARCHITECT                                                                                                                                   |                                                                            | upts, am  | a memory    | T              |
| Unit I           |                                                                                                                                                                      |                                                                            | he fetch  | /evecute    |                |
|                  | Organization of the von Neumann machine; Instruction formats; The fetch/execute cycle, instruction decoding and execution; Registers and register files; Instruction |                                                                            |           |             |                |
|                  | types and addressing modes; Subroutine call and return mechanisms; Programming                                                                                       |                                                                            |           |             |                |
|                  | in assembly language; I/O techniques and interrupts; Other design issues.                                                                                            |                                                                            |           |             |                |
| Unit II          | COMPUTER ARITHMETIC                                                                                                                                                  | or Georgii                                                                 |           |             |                |
| Clare II         | Data Representation, Hardware and software implementation of arithmetic unit for                                                                                     |                                                                            |           |             |                |
|                  | common arithmetic operations: addition, subtraction, multiplication, division (Fixed                                                                                 |                                                                            |           |             |                |
|                  | point and floating point); Conversion between integer and real numbers; The                                                                                          |                                                                            |           |             |                |
|                  | generation of higher order functions from square roots to transcendental functions;                                                                                  |                                                                            |           |             |                |
|                  | Representation of non-numeric data (character codes, graphical data);                                                                                                |                                                                            |           |             |                |
| Unit III         | MEMORY SYSTEM ORGANIZATION AND ARCH                                                                                                                                  |                                                                            |           |             |                |
|                  | Memory systems hierarchy; Coding, data compression, and                                                                                                              |                                                                            |           | lectronic,  |                |
|                  | magnetic and optical technologies; Main memory organization, Types of Main                                                                                           |                                                                            |           |             |                |
|                  | memories, and its characteristics and performance; Latency, cycle time, bandwidth,                                                                                   |                                                                            |           |             |                |
|                  | and interleaving; Cache memories (address mapping, line size, replacement and                                                                                        |                                                                            |           |             |                |
|                  | write-back policies); Virtual memory systems; Reliability of memory systems; error                                                                                   |                                                                            |           |             |                |
|                  | detecting and error correcting systems.                                                                                                                              |                                                                            |           |             |                |
| Unit IV          | INTERFACING AND COMMUNICATION                                                                                                                                        |                                                                            |           |             |                |
|                  | I/O fundamentals: handshaking, buffering; I/O techniques: programmed I/O,                                                                                            |                                                                            |           |             |                |
|                  |                                                                                                                                                                      | driven I/O, DMA; Interrupt structures: vectored and prioritized, interrupt |           |             |                |
|                  | overhead, interrupts and reentrant code; Buses: bus protocols, local and geographic                                                                                  |                                                                            |           |             |                |
|                  | arbitration.                                                                                                                                                         |                                                                            |           |             |                |
| Unit V           | DEVICE SUBSYSTEMS                                                                                                                                                    |                                                                            |           |             |                |
|                  | External storage systems; organization and structure of dis                                                                                                          |                                                                            |           |             |                |
|                  | memory; Basic I/O controllers such as a keyboard and a mouse; RAID architectures;                                                                                    |                                                                            |           |             |                |
|                  | Video control; I/O Performance; SMART technology and                                                                                                                 | fault det                                                                  | ection; I | rocessor    |                |
| T. (D1           | to network interfaces.                                                                                                                                               | 1. 14                                                                      | Λ .       |             | 1. 171         |
| Text Books       | <ol> <li>J. L. Hennessy &amp; D.A. Patterson, Computer arch<br/>Edition, Morgan Kaufman, 2004.</li> </ol>                                                            | hitecture:                                                                 | A quan    | titative ap | oroach, Fourth |
|                  | 2. W. Stallings, Computer organization and architecture, Prentice-Hall,2000                                                                                          |                                                                            |           |             |                |
|                  | 3. M. M. Mano, Computer System Architecture, Prentice-Hall                                                                                                           |                                                                            |           |             |                |
|                  | 4. J. P. Hayes, Computer system architecture, McGraw Hill                                                                                                            |                                                                            |           |             |                |
|                  | J. 1. Hayes, compact system are intecture, inter-                                                                                                                    | ** 11111                                                                   |           |             |                |
|                  |                                                                                                                                                                      |                                                                            |           |             |                |
| MoE              | Written examinations, seminar, assignments, surprise tests                                                                                                           | and quiz                                                                   | zes       |             |                |
| Recommended by   |                                                                                                                                                                      |                                                                            |           |             |                |
| the Board of     |                                                                                                                                                                      |                                                                            |           |             |                |
| Studies on       |                                                                                                                                                                      |                                                                            |           |             |                |
| Date of Approval |                                                                                                                                                                      |                                                                            |           |             |                |
| by the Academic  |                                                                                                                                                                      |                                                                            |           |             |                |
| Council          |                                                                                                                                                                      |                                                                            |           |             |                |